# SYNTIANT

# SPK18R1LM4H-1 LOW-POWER MULTIMODE DIGITAL BOTTOM PORT SISONIC™ MICROPHONE

The SPK18R1LM4H-1 is a high-performance, low power, bottom port silicon digital microphone with a single bit PDM output. Using Syntiant's proven high performance SiSonic™ MEMS technology, the SPK18R1LM4H-1 consists of an acoustic sensor, a low noise input buffer, and a sigma-delta modulator. These devices are suitable for applications such as cellphones, smart phones, sensors, and other portable electronic devices where low power and excellent wideband audio performance and RF immunity are required. In addition, the SPK18R1LM4H-1 offers multiple performance modes.



# ABSOLUTE MAXIMUM RATINGS

Table 1: Absolute Maximum Ratings

| Parameter                     | Absolute Maximum Rating     | Units |
|-------------------------------|-----------------------------|-------|
| Vdd to Ground                 | -0.5, +5.0                  | V     |
| DATA, CLOCK, SELECT to Ground | -0.3, +5.0                  | V     |
| Input Current                 | ±5                          | mA    |
| Short Circuit to/from DATA    | Indefinite to Ground or Vdd | sec   |
| Storage Temperature           | -40 to +100                 | °C    |
| Operating Temperature         | -40 to +100                 | °C    |

Stresses exceeding these "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation at these or any other conditions beyond those indicated under "Acoustic & Electrical Specifications" is not implied. Exposure beyond those indicated under "Acoustic & Electrical Specifications" for extended periods may affect device reliability.





#### PRODUCT FEATURES

- Low Current Consumption
- Low Latency
- High SNR
- · Excellent Robustness and Reliability
- Flat Frequency Response
- · High Drive Capability
- RF Shielded
- Bottom Port
- · Sensitivity Matching
- Supports Dual Multiplexed Channels
- Multiple Performance Modes (Sleep, Low-Power, Normal)
- Ultra-Stable Performance
- Omnidirectional
- Standard SMD Reflow
- LGA Package

#### TYPICAL APPLICATIONS

- Smartphones
- TWS
- Headset
- Wearables/IOT
- Far Field Recordings/Audio Zoom
- Always-On Applications

# ACOUSTIC & ELECTRICAL SPECIFICATIONS<sup>1</sup>

Table 2: General Microphone Specifications

Test Conditions: 23 ±2°C, 55±20% R.H., Vdd=1.8 V, Tedge ≤ 6ns, unless otherwise indicated

| Parameter                           | Symbol | Conditions                                                                                                                                                                                                       | Min         | Тур            | Max   | Units  |
|-------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|-------|--------|
| Supply Voltage                      | Vdd    |                                                                                                                                                                                                                  | 1.62        | 1.8            | 1.98  | V      |
| Low Frequency Rolloff               | LFRO   | -3dB relative to 1 kHz                                                                                                                                                                                           | -           | 20             | -     | Hz     |
| Phase Response at 30 Hz             |        | @30 Hz                                                                                                                                                                                                           | 26          | 32             | 38    | degree |
| High Frequency Flatness             |        | +3dB relative to 1 kHz                                                                                                                                                                                           | -           | 15             | -     | kHz    |
| Resonant Frequency Peak             | Fres   | Free Field response                                                                                                                                                                                              | -           | 29             | -     | kHz    |
| Latency                             |        | @ 4kHz, Fclock = 2.4 MHz                                                                                                                                                                                         | -           | 3              | -     | μs     |
| DC Offset                           |        | SEL = 0 / SEL = 1: min/max code = ±100%                                                                                                                                                                          | -           | 0.0 / -0.39    | -     | %      |
| Directivity                         |        |                                                                                                                                                                                                                  | Omnidirecti | onal           |       |        |
| Polarity                            |        | Increasing sound pressure                                                                                                                                                                                        | Increasing  | density of 1's |       |        |
| Data Format                         |        |                                                                                                                                                                                                                  | ½ Cycle PE  | DM             |       |        |
| Sensitivity Drop                    |        | $Vdd(min) \le Vdd \le Vdd(max)$                                                                                                                                                                                  | -           | -              | ±0.25 | dB     |
| Clock Input Capacitance             | Cin    |                                                                                                                                                                                                                  | -           | 8              | -     | pF     |
| Data Output Capacitance             | Cout   |                                                                                                                                                                                                                  | -           | 60             | -     | pF     |
| Data Output Load                    | Cload  |                                                                                                                                                                                                                  | -           | _              | 110   | pF     |
| SELECT (high)                       |        |                                                                                                                                                                                                                  | Vdd-0.2     | -              | Vdd   | V      |
| SELECT (low)                        |        |                                                                                                                                                                                                                  | -0.3        | -              | 0.2   | V      |
| Short Circuit Current               | Isc    | Grounded DATA pin                                                                                                                                                                                                | 1           | _              | 20    | mA     |
| Fall-asleep Time <sup>3,4</sup>     |        | Fclock < 1kHz                                                                                                                                                                                                    | -           | _              | 10    | ms     |
| Wake-up Time <sup>3,5</sup>         |        | Fclock ≥ 380kHz                                                                                                                                                                                                  | -           | -              | 20    | ms     |
| Startup Time <sup>3</sup>           |        | Powered Down → Active, S within 1 dB of final value                                                                                                                                                              | -           | -              | 20    | ms     |
| Time to First Data Bit <sup>6</sup> |        | Time from valid Vdd and CLK until the first logical bit is driven on the DATA line. The output is tristate until First Data Bit. Initial output bits represent muted audio. Audio data will follow Startup Time. | -           | 2              | 3     | ms     |
| Mode-Change Time <sup>3, 6</sup>    |        | Low Power Mode ⇔ Normal Mode                                                                                                                                                                                     | -           | -              | 20    | ms     |



Table 3: Normal Mode

 $Test \ Conditions: 23 \pm 2^{\circ}C, 55 \pm 20\% \ R.H., \ Vdd=1.8 \ V, \ Fclock = 2.4 \ MHz \ (D.C. = 50\%), \ Tedge \leq 6ns, \ BW=20-20kHz, \ SELECT \ grounded, \ no \ load, \ unless \ otherwise \ indicated \ to the substitution of t$ 

| Parameter                    | Symbol | Conditions                                      | Min  | Тур  | Max | Units   |
|------------------------------|--------|-------------------------------------------------|------|------|-----|---------|
|                              |        | Fclock = 1.536 MHz                              | -    | 315  | -   |         |
| Supply Current <sup>2</sup>  | Idd    | Fclock = 2.4 MHz                                | -    | 450  | -   | μA      |
|                              |        | Fclock = 3.072 MHz                              | -    | 510  | -   |         |
| Sensitivity                  | S      | 94 dB SPL @ 1 kHz                               | -37  | -36  | -35 | dBFS    |
|                              |        | Fclock = 1.536MHz, 94 dBSPL @ 1 kHz, A-weighted | -    | 66.5 | -   |         |
| Signal to Noise Ratio        | SNR    | Fclock = 2.4MHz, 94 dBSPL @ 1 kHz, A-weighted   | -    | 69.5 | -   | dB(A)   |
|                              |        | Fclock = 3.072MHz, 94 dBSPL @ 1 kHz, A-weighted | 69.5 | 70.5 | -   |         |
| Near-Ultrasonic SNR          |        | 94 dB SPL, @ 19 kHz , BW = 18.5 - 20.0 kHz      | -    | 76   | -   | dB      |
|                              | THD    | 94 dB SPL @ 1 kHz                               | _    | 0.2  | _   | %       |
| Total Harmonic Distortion    | THU    | 120 dB SPL @ 1 kHz                              |      | 0.6  | -   | /0      |
|                              |        | 1% THD @ 1 kHz, S = typ                         | -    | 125  | -   | dB SPL  |
| Acoustic Overload Point      | AOP    | 10% THD @ 1 kHz, S = typ                        | -    | 128  | -   | dB SPL  |
| Power Supply Rejection Ratio | PSRR   | 200 mVpp sinewave @ 1 kHz                       | -    | 90   | -   | dB V/FS |

#### Table 4: Low-Power Mode

Test Conditions: 23 ±2°C, 55±20% R.H., Vdd=1.8 V, Fclock = 768 kHz (D.C. = 50%), Tedge ≤ 6ns, BW=20-8kHz, SELECT grounded, no load, unless otherwise indicated

| Parameter                                            | Symbol | Conditions                                 | Min   | Тур  | Max    | Units  |
|------------------------------------------------------|--------|--------------------------------------------|-------|------|--------|--------|
| Supply Current <sup>2</sup>                          | ldd    |                                            | -     | 200  | -      | μΑ     |
| Sensitivity                                          | S      | 94 dB SPL @ 1 kHz                          | -37   | -36  | -35    | dBFS   |
| Signal to Noise Ratio                                | SNR    | 94 dB SPL @ 1 kHz, A-weighted (BW = 8 kHz) | -     | 67.5 | -      | dB(A)  |
| Total Harmonic Distortion                            | THD    | 94 dB SPL @ 1 kHz                          | -     | 0.3  | _      | %      |
| Total Harmonic Distortion                            |        | 1% THD @ 1 kHz, S = typ                    | -     | 125  | -      | dB SPL |
| Acoustic Overload Point AOP 10% THD @ 1 kHz, S = typ |        | -                                          | 128.5 | _    | dB SPL |        |
| Power Supply Rejection Ratio                         | PSRR   | 200 mVpp sinewave @ 1 kHz                  | -     | 87   | _      | dBV/FS |

## SYNTIANT SPK18R1LM4H-1 LOW-POWER MULTIMODE DIGITAL BOTTOM PORT SISONIC™ MICROPHONE

#### Table 5: Sleep Mode

Test Conditions: 23 ±2°C, 55±20% R.H., Vdd=1.8 V, Fclock = 0 Hz, SELECT grounded, no load, unless otherwise indicated

| Parameter     | Symbol | Conditions | Min | Тур | Max | Units |
|---------------|--------|------------|-----|-----|-----|-------|
| Sleep Current | Isleep |            | -   | -   | 1   | μΑ    |

<sup>&</sup>lt;sup>1</sup> Sensitivity and Supply Current are 100% tested.

#### Table 6: Digital Interface

Test Conditions: 23  $\pm 2^{\circ}$ C, 55 $\pm 20\%$  R.H., Vdd=1.8 V, Tedge  $\leq$  6ns, unless otherwise indicated

| Parameter                                   | Symbol | Conditions                                         | Min                          | Тур | Max                        | Units |
|---------------------------------------------|--------|----------------------------------------------------|------------------------------|-----|----------------------------|-------|
| Logic Input High <sup>7</sup>               | Vih    |                                                    | 0.65xVdd                     | -   | Vdd+0.3                    | V     |
| Logic Input Low <sup>7</sup>                | Vil    |                                                    | -0.3                         | -   | 0.35xVdd                   | V     |
| Logic Output High <sup>7</sup>              | Voh    | I <sub>OUT</sub> = 2 mA                            | 0.75xVdd                     | -   | Vdd                        | V     |
| Logic Output Low <sup>7</sup>               | Vol    | I <sub>OUT</sub> = 2 mA                            | 0                            | -   | 0.25xVdd                   | V     |
| Low→High Threshold <sup>8</sup>             | VI-h   |                                                    | -                            | -   | 0.65xVdd                   | V     |
| High→Low Threshold <sup>8</sup>             | Vh-l   |                                                    | 0.35xVdd                     | -   | -                          | V     |
| Hysteresis Width <sup>8</sup>               | Vhyst  |                                                    | 0.1xVDD                      | -   | 0.5xVDD                    | V     |
|                                             |        | Sleep Mode                                         | 0                            | -   | 250                        |       |
|                                             |        | Low-Power Mode                                     | 380<br>730                   | -   | 645<br>1050                | kHz   |
| Clock Frequency <sup>7</sup>                | Fclock | Normal Mode                                        | 1.15<br>1.92<br>2.35<br>2.83 | -   | 1.73<br>2.1<br>2.56<br>3.3 | MHz   |
| Clock Duty Cycle                            | D.C.   |                                                    | 40                           | 50  | 60                         | %     |
| Delay Time to Data Line Driven <sup>7</sup> | Tdd    |                                                    | 43                           | -   | 113                        | ns    |
| Delay Time to Valid Data <sup>7</sup>       | Tdv    | Max Cload                                          | -                            | -   | 150                        | ns    |
| Delay Time to High Z <sup>7</sup>           | Tdz    |                                                    | 5                            | -   | 30                         | ns    |
| Hold Time <sup>7</sup>                      | Thold  | dependent on Cload as observed by the input device | 5                            | -   | -                          | ns    |

<sup>&</sup>lt;sup>7</sup> See Figure 1: Timing Diagram.



<sup>&</sup>lt;sup>2</sup> Power consumption varies with Cload according to:  $\Delta P = 1/3*Vio*Vio*\Delta Cload*Fclock$ .

<sup>&</sup>lt;sup>3</sup> Valid microphones states are: Powered Down Mode (mic off), Sleep Mode (low current, DATA = high-Z, fast startup), Low-Power Mode (low clock speed) and Normal Mode.

<sup>&</sup>lt;sup>4</sup> Time from Fclock < 250 kHz to Isleep specification is met when transitioning from Active Mode to Sleep Mode.

 $<sup>^{5}</sup>$  Time from Fclock  $\geq$  380 kHz to all applicable specifications are met when transitioning from Sleep Mode to Active Mode.

<sup>&</sup>lt;sup>6</sup> Audio is temporarily muted during the transition between any microphone state.

<sup>&</sup>lt;sup>8</sup> See Figure 2: Hysteresis Diagram.

Figure 1: Timing Diagram



Figure 2: Hysteresis Diagram



Figure 3: State Diagram



Figure 4: Typical Stereo Application Circuit



Figure 5: Typical Single-Microphone Application Circuit



#### NOTES:

All Ground pins must be connected to ground.

If necessary to improve RF performance, optional series components (resistors, ferrites, etc.) should be placed closest to the microphone pads.

Bypass capacitors should be placed near each Vdd pin for best performance.

Capacitors near the microphone should not contain Class 2 dielectrics due to

Table 7: SELECT Functionality

their piezoelectric effect

| Microphone | SELECT | Asserts DATA on  | Latch DATA on    |  |
|------------|--------|------------------|------------------|--|
| Mic (High) | Vdd    | CLK rising edge  | CLK falling edge |  |
| Mic (Low)  | Ground | CLK falling edge | CLK rising edge  |  |

# PERFORMANCE CURVES

Test Conditions: 23 ±2°C, 55±20% R.H., Vdd=1.8 V, Fclock = 2.4 MHz, SELECT grounded, no load, unless otherwise indicated

Figure 6: Typical Free Field Magnitude and Masks



|     |      |    |      |     | -     |      |       |      |      |       |       |
|-----|------|----|------|-----|-------|------|-------|------|------|-------|-------|
|     | 30   | 85 | 100  | 300 | 900   | 1000 | 1100  | 3000 | 8000 | 10000 | 18000 |
| USL | -1   | 1  | 0.5  | 1   | 0.75  | 0    | 0.75  | 0.5  | 1.6  | 5     | 11    |
| LSL | -2.5 | -2 | -1.5 | -1  | -0.75 | 0    | -0.75 | -0.5 | -0.4 | 0     | 0     |

Figure 7: Typical THD vs SPL



Figure 8: Typical Phase and Group Delay



|     | 30 | 85 | 300 | 1000 | 8000 | 10000 | 20000 |
|-----|----|----|-----|------|------|-------|-------|
| USL | 38 | 23 | 14  | 11   | 5    | 3     | 4     |
| LSL | 26 | 3  | -6  | -9   | -15  | -17   | -36   |

Figure 9: Typical THD vs Frequency



Figure 10: Typical Free Field Ultrasonic Response



Figure 11: Typical Idd vs Vdd







Figure 13: Typical PSRR



Figure 14: Typical Input-Referred 1/3 Octave Integrated Noise Spectrum



# MECHANICAL SPECIFICATIONS





| Item               | Dimension | Tolerance |
|--------------------|-----------|-----------|
| Length (L)         | 4.0       | ±0.10     |
| Width (W)          | 3.0       | ±0.10     |
| Height (H)         | 1.2       | ±0.10     |
| Acoustic Port (AP) | Ø0.600    | ±0.05     |
| PCB Thickness (T)  | 0.245     | ±0.05     |

| Pin# | Pin Name | Туре      | Description                                                 |
|------|----------|-----------|-------------------------------------------------------------|
| 1    | DATA     | Digital O | PDM Output                                                  |
| 2    | Vdd      | Power     | Power Supply: Do not connect to GND while CLOCK is applied. |
| 3    | CLOCK    | Digital I | Clock Input                                                 |
| 4    | SELECT   | Digital I | Lo/Hi (L/R) Select<br>Connect to Vdd or GND                 |
| 5    | GROUND   | Power     | Ground                                                      |

## **Example Land Pattern**



# Example Solder Stencil Pattern



### NOTES:



Pick Area only extends to 0.25 mm of any edge or hole unless otherwise specified.

Dimensions are in millimeters unless otherwise specified.

Tolerance is ±0.15mm unless otherwise specified

In the acoustic path, the recommended PCB Hole Diameter is  $0.9 \le D \le 1.0$ mm, the recommended Gasket Cavity Diameter is  $D \ge 1.2$ mm and the recommended Case Hole Diameter is  $1.0 \le D \le 1.5$ mm. Further optimizations based on application should be performed.





# PACKAGING & MARKING DETAIL



| Model Number  | Suffix | Reel Diameter | Quantity Per<br>Reel |
|---------------|--------|---------------|----------------------|
| SPK18R1LM4H-1 | -7     | 13"           | 5700                 |

| Component    | Surface Resistance (ohms)          |
|--------------|------------------------------------|
| Reel         | 10 <sup>5</sup> - 10 <sup>9</sup>  |
| Carrier Tape | 10 <sup>5</sup> - 10 <sup>9</sup>  |
| Cover Tape   | 10 <sup>4</sup> - 10 <sup>10</sup> |



Letter: "o", orientation mark (pin 1) AAAAAA = Internal Code 2D barcode "ABCDEFGHJKLMNPQRSTUVWXYZ0123456789": Unique Job Identification Number for product traceability

#### NOTES:

Dimensions are in millimeters unless otherwise specified.

Vacuum pickup only in the pick area indicated in Mechanical Specifications. Tape & reel per EIA-481.

Labels applied directly to reel and external package.

Shelf life: Twelve (12) months when devices are stored in the factory-supplied, unopened ESD moisture sensitive bag under the maximum environmental conditions of 30°C, 70% R.H.



# SYNTIANT

# RECOMMENDED REFLOW PROFILE



| Profile Feature                                                                                                                                       | Pb-Free                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| Average Ramp-up rate (T <sub>SMAX</sub> to T <sub>P</sub> )                                                                                           | 3°C/second max.                  |
| Preheat  Temperature Min (T <sub>SMIN</sub> )  Temperature Max (T <sub>SMAX</sub> )  Time (T <sub>SMIN</sub> to T <sub>SMAX</sub> ) (t <sub>s</sub> ) | 150°C<br>200°C<br>60-180 seconds |
| Time maintained above:  Temperature (T <sub>L</sub> )  Time (t <sub>L</sub> )                                                                         | 217°C<br>60-150 seconds          |
| Peak Temperature (T <sub>P</sub> )                                                                                                                    | 260°C                            |
| Time within 5°C of actual Peak Temperature (t <sub>P</sub> )                                                                                          | 20-40 seconds                    |
| Ramp-down rate (T <sub>P</sub> to T <sub>SMAX</sub> )                                                                                                 | 6°C/second max                   |
| Time 25°C to Peak Temperature                                                                                                                         | 8 minutes max                    |

#### NOTES:

Based on IPC/JDEC J-STD-020 Revision C.

All temperatures refer to topside of the package, measured on the package body surface.

The actual reflow profile used should be optimized based on the reflow requirements of all components, board design, solder paste formulation and reflow equipment used. Details of recommended handling and manufacturing processes can be found in AN25 SMT Manufacturing Guidelines for SiSonic™ Microphones.

#### ADDITIONAL NOTES

- MSL (moisture sensitivity level) Class 1.
- Maximum of 3 reflow cycles is recommended.
- In order to minimize device damage:
  - Do not board wash or clean after the reflow process.
  - Do not brush board with or without solvents after the reflow process.
  - Do not directly expose to ultrasonic processing, welding, or cleaning.
  - Do not insert any object in port hole of device at any time. Do not apply over 30 psi of air pressure into the port hole.
  - Do not pull a vacuum over port hole of the microphone.
  - Do not apply a vacuum when repacking into sealed bags at a rate faster than 0.5 atm/sec.
  - Do not directly expose to vapor phase soldering.



# MATERIALS STATEMENT

Meets the requirements of the European RoHS directive 2011/65/EC as amended.

Meets the requirements of the industry standard IEC 61249-2-21:2003 for halogenated substances and Syntiant Green Materials Standards Policy section on Halogen-Free.

Product is Beryllium Free according to limits specified on the Syntiant Hazardous Material List (HSL for Products).

Ozone depleting substances are not used in the product or the processes used to make the product, including compounds listed in Annex A, B, and C of the "Montreal Protocol on Substances That Deplete the Ozone Layer.

### RELIABILITY SPECIFICATIONS

| Test                      | Description                                                                                                                  |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------|
| Thermal Shock             | 100 cycles of air-air thermal shock from -40°C to +125°C with 15 minute soaks (IEC 68-2-14)                                  |
| High Temperature Storage  | +105°C environment for 1,000 hours (JESD22-A108F)                                                                            |
| Low Temperature Storage   | -40°C environment for 1,000 hours (JESD22-A108F)                                                                             |
| High Temperature Bias     | +105°C environment while under bias for 1,000 hours (JESD22-A103)                                                            |
| Low Temperature Bias      | -40°C environment while under bias for 1,000 hours (JESD22-A119)                                                             |
| Temperature/Humidity Bias | +85°C/85% R.H. environment while under bias for 1,000 hours (JESD22-A101D.01)                                                |
| Vibration                 | 16 minutes in each X, Y, Z axis from 20 to 2,000 Hz with peak acceleration of 20g (MIL STD-883e, Method 2007.2, Condition A) |
| ESD-HBM                   | 3 discharges at ±2kV direct contact to I/O pins (ANSI/ESDA/JEDEC JS-001-2014)                                                |
| ESD-HMM                   | 10 discharges at ±8kV direct contact to lid when unit is grounded (ANSI/ESD SP5.6-2019)                                      |
| ESD-CDM                   | 3 discharges at ±500V (ANSI/ESDA/JEDEC JS-002-2014)                                                                          |
| Reflow                    | 5 reflow cycles with peak temperature of +260°C (JEDEC 22-A113I)                                                             |
| Mechanical Shock          | 3 pulses of 12,000g in each of the X, Y, and Z directions (IEC 68-2-27 Test Ea)                                              |
| Drop Test                 | 100g JIG; Drop height 1.5m; Drop cycle all 6 Sides + 4 Corners; Drop cycles X2 = 20 drops total                              |

#### NOTES:

Microphones meet all acoustic and electrical specifications before and after reliability testing, except sensitivity which can deviate up to 3dB.

After 3 reflow cycles, the sensitivity of the microphones shall not deviate more than 1 dB from its initial value.

Temperature Storage testing is covered by Temperature Bias testing as Ta = Tj for Syntiant Microphones.



# SPECIFICATION REVISIONS

| Revision | Specification Changes           | Date       |
|----------|---------------------------------|------------|
| А        | Initial Release                 | 1/11/2024  |
| A-1      | Syntiant document format update | 11/25/2024 |
|          |                                 |            |
|          |                                 |            |
|          |                                 |            |
|          |                                 |            |
|          |                                 |            |
|          |                                 |            |
|          |                                 |            |
|          |                                 |            |
|          |                                 |            |

Information contained herein is subject to change without notice. It may be used by a party at their own discretion and risk. We do not guarantee any results or assume any liability in connection with its use. This publication is not to be taken as a license to operate under any existing patents.

Syntiant Corp.

Phone: +1 949-774-4887

Model/Reference Number:

7555 Irvine Center Drive, Suite 200 info@syntiant.com

Datasheet SPK18R1LM4H-1 Rev A-1

12

Irvine, CA 92618

www.syntiant.com

© Copyright 2024 Syntiant Corp.

SYNTIANT